You can not select more than 25 topics
Topics must start with a letter or number, can include dashes ('-') and can be up to 35 characters long.
92 lines
2.7 KiB
92 lines
2.7 KiB
//===-- AMDGPUMCTargetDesc.h - AMDGPU Target Descriptions -----*- C++ -*-===//
|
|
//
|
|
// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
|
|
// See https://llvm.org/LICENSE.txt for license information.
|
|
// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
|
|
//
|
|
//===----------------------------------------------------------------------===//
|
|
//
|
|
/// \file
|
|
/// Provides AMDGPU specific target descriptions.
|
|
//
|
|
//===----------------------------------------------------------------------===//
|
|
//
|
|
|
|
#ifndef LLVM_LIB_TARGET_AMDGPU_MCTARGETDESC_AMDGPUMCTARGETDESC_H
|
|
#define LLVM_LIB_TARGET_AMDGPU_MCTARGETDESC_AMDGPUMCTARGETDESC_H
|
|
|
|
#include "llvm/Support/DataTypes.h"
|
|
|
|
#include <memory>
|
|
|
|
namespace llvm {
|
|
class MCAsmBackend;
|
|
class MCCodeEmitter;
|
|
class MCContext;
|
|
class MCInstrInfo;
|
|
class MCObjectTargetWriter;
|
|
class MCRegisterInfo;
|
|
class MCSubtargetInfo;
|
|
class MCTargetOptions;
|
|
class StringRef;
|
|
class Target;
|
|
class Triple;
|
|
class raw_pwrite_stream;
|
|
|
|
enum AMDGPUDwarfFlavour { Wave64 = 0, Wave32 = 1 };
|
|
|
|
MCRegisterInfo *createGCNMCRegisterInfo(AMDGPUDwarfFlavour DwarfFlavour);
|
|
|
|
MCCodeEmitter *createR600MCCodeEmitter(const MCInstrInfo &MCII,
|
|
const MCRegisterInfo &MRI,
|
|
MCContext &Ctx);
|
|
MCInstrInfo *createR600MCInstrInfo();
|
|
|
|
MCCodeEmitter *createSIMCCodeEmitter(const MCInstrInfo &MCII,
|
|
const MCRegisterInfo &MRI,
|
|
MCContext &Ctx);
|
|
|
|
MCAsmBackend *createAMDGPUAsmBackend(const Target &T,
|
|
const MCSubtargetInfo &STI,
|
|
const MCRegisterInfo &MRI,
|
|
const MCTargetOptions &Options);
|
|
|
|
std::unique_ptr<MCObjectTargetWriter>
|
|
createAMDGPUELFObjectWriter(bool Is64Bit, uint8_t OSABI,
|
|
bool HasRelocationAddend, uint8_t ABIVersion);
|
|
} // End llvm namespace
|
|
|
|
#define GET_REGINFO_ENUM
|
|
#include "AMDGPUGenRegisterInfo.inc"
|
|
#undef GET_REGINFO_ENUM
|
|
|
|
#define GET_REGINFO_ENUM
|
|
#include "R600GenRegisterInfo.inc"
|
|
#undef GET_REGINFO_ENUM
|
|
|
|
#define GET_INSTRINFO_ENUM
|
|
#define GET_INSTRINFO_OPERAND_ENUM
|
|
#define GET_INSTRINFO_SCHED_ENUM
|
|
#include "AMDGPUGenInstrInfo.inc"
|
|
#undef GET_INSTRINFO_SCHED_ENUM
|
|
#undef GET_INSTRINFO_OPERAND_ENUM
|
|
#undef GET_INSTRINFO_ENUM
|
|
|
|
#define GET_INSTRINFO_ENUM
|
|
#define GET_INSTRINFO_OPERAND_ENUM
|
|
#define GET_INSTRINFO_SCHED_ENUM
|
|
#include "R600GenInstrInfo.inc"
|
|
#undef GET_INSTRINFO_SCHED_ENUM
|
|
#undef GET_INSTRINFO_OPERAND_ENUM
|
|
#undef GET_INSTRINFO_ENUM
|
|
|
|
#define GET_SUBTARGETINFO_ENUM
|
|
#include "AMDGPUGenSubtargetInfo.inc"
|
|
#undef GET_SUBTARGETINFO_ENUM
|
|
|
|
#define GET_SUBTARGETINFO_ENUM
|
|
#include "R600GenSubtargetInfo.inc"
|
|
#undef GET_SUBTARGETINFO_ENUM
|
|
|
|
#endif
|