You can not select more than 25 topics Topics must start with a letter or number, can include dashes ('-') and can be up to 35 characters long.

137 lines
4.0 KiB

// Copyright 2016, VIXL authors
// All rights reserved.
//
// Redistribution and use in source and binary forms, with or without
// modification, are permitted provided that the following conditions are met:
//
// * Redistributions of source code must retain the above copyright notice,
// this list of conditions and the following disclaimer.
// * Redistributions in binary form must reproduce the above copyright notice,
// this list of conditions and the following disclaimer in the documentation
// and/or other materials provided with the distribution.
// * Neither the name of ARM Limited nor the names of its contributors may be
// used to endorse or promote products derived from this software without
// specific prior written permission.
//
// THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS CONTRIBUTORS "AS IS" AND
// ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
// WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
// DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS BE LIABLE
// FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
// DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
// SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER
// CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
// OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
// OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
// Test description for instructions of the following forms:
// MNEMONIC{<c>}.W <Rd>, <Rn>, #<imm12>
// MNEMONIC{<c>}.W <Rd>, SP, #<imm12>
{
"mnemonics" : [
"Add", // ADD{<c>}{<q>} {<Rd>}, <Rn>, #<imm12> ; T4
// ADD{<c>}{<q>} {<Rd>}, SP, #<imm12> ; T4
"Addw", // ADDW{<c>}{<q>} {<Rd>}, <Rn>, #<imm12> ; T4
// ADDW{<c>}{<q>} {<Rd>}, SP, #<imm12> ; T4
"Sub", // SUB{<c>}{<q>} {<Rd>}, <Rn>, #<imm12> ; T4
// SUB{<c>}{<q>} {<Rd>}, SP, #<imm12> ; T3
"Subw" // SUBW{<c>}{<q>} {<Rd>}, <Rn>, #<imm12> ; T4
// SUBW{<c>}{<q>} {<Rd>}, SP, #<imm12> ; T3
],
"description" : {
"operands": [
{
"name": "cond",
"type": "Always"
},
{
"name": "rd",
"type": "AllRegistersButPC"
},
{
"name": "rn",
"type": "AllRegistersButPC"
},
{
"name": "op",
"wrapper": "Operand",
"operands": [
{
"name": "immediate",
"type": "OffsetLowerThan4096"
}
]
}
],
"inputs":[
{
"name": "rd",
"type": "Register"
},
{
"name": "rn",
"type": "Register"
}
]
},
"test-files": [
{
"type": "assembler",
"test-cases": [
{
"name": "Operands",
"operands": [
"rd", "rn", "immediate"
],
"operand-limit": 1000
}
]
},
{
"type": "simulator",
"mnemonics" : [
"Add", // ADD{<c>}{<q>} {<Rd>}, <Rn>, #<imm12> ; T4
// ADD{<c>}{<q>} {<Rd>}, SP, #<imm12> ; T4
"Sub" // SUB{<c>}{<q>} {<Rd>}, <Rn>, #<imm12> ; T4
// SUB{<c>}{<q>} {<Rd>}, SP, #<imm12> ; T3
],
"test-cases": [
{
"name": "RdIsRn",
"operands": [
"rd", "rn", "immediate"
],
"inputs": [
"rd", "rn"
],
"operand-filter": "rd == rn",
"operand-limit": 10,
"input-filter": "rd == rn"
},
{
"name": "RdIsNotRn",
"operands": [
"rd", "rn", "immediate"
],
"inputs": [
"rd", "rn"
],
"operand-filter": "rd != rn",
"operand-limit": 10
},
{
"name": "Immediate",
"operands": [
"immediate"
],
"operand-limit": 20,
"inputs": [
"rn"
]
}
]
}
]
}